当前位置:在线查询网 > 在线百科全书查询 > 时钟发生器在片上系统处理器中的应用

时钟发生器在片上系统处理器中的应用_在线百科全书查询


请输入要查询的词条内容:

时钟发生器在片上系统处理器中的应用




图书信息


出版社: 科学出版社有限责任公司; 第1版 (2007年8月1日)

丛书名: 国外电子信息精品著作

平装: 245页

正文语种: 简体中文, 英语

开本: 5

ISBN: 9787030188526, 7030188527

条形码: 9787030188526

尺寸: 24 x 17 x 1.5 cm

重量: 399 g

作者简介


作者:(美国)发伊姆(Fahim?A.M.)

内容简介


《时钟发生器在片上系统处理器中的应用》针对在SOC芯片上使用的全集成频率合成器的设计,从电路和系统的角度对锁相环的原理和设计进行了分析。特别是在电路层次上,讨论了深亚微米CMOS数字工艺中的低电压模拟电路的设计,有比较大的参考意义。在对锁相环基本工作原理分析的基础之上,《时钟发生器在片上系统处理器中的应用》分析了具体的时钟产生方案和电路设计问题,并进一步讨论了锁相环的应用。《时钟发生器在片上系统处理器中的应用》还包括了PLL可测试性设计的内容。最后还从宏观角度讨论了SOC时钟域的设计。书中包含的大量实际问题分析应该有助于读者更好地理解时钟产生器设计中的核心问题。

目录


ABOUT THE AUTHOR

PREFACE

FOREWORD

1.INTRODUCTION

1.1 WHAT ARE SYSTEM-ON-A-CHIP PROCESSORS?

1.2 ORGANIZATION

2.PHASE-LOCKED LOOP FUNDAMENTALS

2.1 Introduction

2.2 PLL Basics

2.3 Continuoas-time Linear Analysis of PLLs

2.4 Discrete-time Linear Analysis of PLLs

2.5 Nonlinear Locking Behaviour of PLLs

2.6 Summary

3.LOW-VOLTAGE ANALOG CMOS DESIGN

3.1 Introduction

3.2 MOS Transistors

3.3 Low-Voltage Current Mirrors

3.4 Low- Voltage Charge Pumps

3.5 Low- Voltage Oscillator Design

3.6 Voltage and Current References

3.7 Summary

4.JITTER ANALYSIS IN PHASE-LOCKED LOOPS

4.1 Introduction

4.2 Jitter Basics

4.3 Jitter in Voltage Controlled Oscillators

4.4 Jitter Performance of Closed-Loop PLL System

4.5 Coupling Noise Effects on Jitter

4.6 Summary

5.LOW-JITTER PLL ARCHITECTURES

5.1 Introduction

5.2 Differential PLL Architecture.

5.3 Supply Voltage Regulated PLL Architectures

5.4 Adaptive PLL Architectures

5.5 Resistorless Loop Filter PLLs

5.6 Delay-Locked Loop Frequency Multipliers

5.7 Summary

6.DIGITAL PLL DESIGN

6.1 Introduction

6.2 Basic Topology

6.3 Z-domain Analysis

6.4 Circuit Implementation Issues

6.5 Alternate Digital PLL for Clock Generation

6.6 Summary

7.DSP CLOCK GENERATOR ARCHITECTURES

7.1 Introduction

7.2 Sampling Clock Requirements for Data Converters

7.3 Jitter in Frequency Dividers

7.4 Fractional-N PLLs as Clock Generators

7.5 Oversampled PLL Topologies

7.6 Direct Digital Synthesis with Analog Interpolation

7.7 Summary

8.DESIGN FOR TESTABILITY IN PLLS

8.1 Introduction

8.2 Verification of SoC PLLs

8.3 Jitter Measurement Techniques

8.4 Design for Testability and Self-Test in PLLs

8.5 Summary

9.CLOCK PARTITIONING AND SKEW CONTROL

9.1 Introduction

9.2 Clock Distribution Networks in SoCs

9.3 Performance Limitations in Clock Networks

9.4 Active Skew Management Strategies

9.5 Multi-phase Clock Generator

9.6 Low-Power Clock Distribution Strategies

9.7 Multi-clock Domain Interfacing

9.8 Summary

INDEX